

# Design and Analysis of Performance Parameters of a 3-bit Universal Shift Register

SHEETAL S H

Department of Electronics and communications RV College of Engineering Mysore Road Bangalore Karnataka 560059

*Abstract* - Sequential circuits usually contain both combinational logic circuits and memory elements to store the data. The basic memory elements are flip-flops and registers. The three kinds of register operations namely parallel loading, bidirectional and unidirectional are performed by a universal shift register (USR). Select lines decide the mode in which the USR operates. The cadence tool is used to design and analyse the USR. Gpdk180 technology file is used. It is also implemented, simulated, and synthesized using Xilinx ISE 14.7 and the RTL schematic is obtained. The objective of this paper is to analyse USR concerning its power and delay performance parameters and use it accordingly in higher complex VLSI systems.

Key words - Universal shift register, cadence 180nm technology, performance parameters.

#### I. INTRODUCTION

Digital circuits are categorized into combinational and sequential circuits considering the output and elements used in them. Logic gates and other elements constructed by these gates are used in combinational circuits whereas Memory elements are used in sequential circuits such as Flip-flops and latches. Flip-flops are mainly used in almost all the VLSI circuits because they can be controlled by clock or signal transitions rather than signal or clock level.

Registers are constructed by cascading Flip-flops so that the ability to store bits increase. The data or the binary bits which are being stored shall be moved within the system or out of the system and those are called shift registers. There are basically four types of shift registers namely parallel in parallel out, parallel in serial out, serial in serial out and serial in parallel out. These are unidirectional registers. Universal shift register performs all of these together along with left shit that is bidirectional operation. The universal shift register is employed in four modes:

- Lock mode
- Right shift
- Left shift

# Dr KIRAN V

Professor, Department of Electronics and communications RV College of Engineering Mysore Road Bangalore Karnataka 560059

• Parallel load

The universal shift register incorporates a 4:1 multiplexer and D flip flops. The 4:1 Mux is used to select among the modes in which USR operates For an n-bit Universal shift registers, n-4:1 multiplexers and n-D flip flops are used.2 select lines are used to select the modes. Active low reset is used. LSB\_in is used for the left shift operation and MSB\_in is used for right shift operation.



Fig. 1 Schematic Diagram of USR.

#### II. UNIVERSAL SHIFT REGISTER COMPONENTS

#### A. D Flip-flop

D Flip-flops are the sequential circuit that is transparent. When the clock's active edge arrives, input is propagated to output. Else output retains its previous value. D flip-flop can be constructed from an SR flip-flop and an inverter. The D flip-flop in this design contains both PRESET and clear which are active low

| TABLE I                     |        |          |   |    |                  |  |  |  |
|-----------------------------|--------|----------|---|----|------------------|--|--|--|
| TRUTH TABLE FOR D FLIP-FLOP |        |          |   |    |                  |  |  |  |
| PRESET'                     | CLEAR' | CLOCK    | D | Q  | Q'               |  |  |  |
| 0                           | 1      | Х        | Х | 1  | 0                |  |  |  |
| 1                           | 0      | Х        | Х | 0  | 1                |  |  |  |
| 0                           | 0      | Х        | Х | Х  | Х                |  |  |  |
| 1                           | 1      | <b>▲</b> | 1 | 1  | 0                |  |  |  |
| 1                           | 1      | 4        | 0 | 0  | 1                |  |  |  |
| 1                           | 1      | b        | Х | Q0 | Q <sub>0</sub> ' |  |  |  |



## B. 4:1 Multiplexer

This is a combinational circuit that is used to select among the 2n given inputs using n select lines. In this design 4:1 Multiplexer is used to select among 4 modes using two select lines. If S0 is 0 and S1 is 0, then it selects I0 input due to which USR operates in the locked state. If S0 is 1 and S1 is 0, USR operates in right shift mode. If S0 is 0 and S1 is 1, USR



Fig. 2 Schematic Diagram of DFF

Operates in left shift mode and if S0 is 1 and S1 is 1, USR operates in parallel load mode. The circuits have been designed using CMOS technology considering its high noise immunity and low static power dissipation



Fig. 3 Schematic Diagram of 4:1 MUX

| TABLE II            |    |                |  |  |  |  |
|---------------------|----|----------------|--|--|--|--|
| TRUTH TABLE FOR MUX |    |                |  |  |  |  |
| S1                  | S0 | Y              |  |  |  |  |
| 0                   | 0  | Io             |  |  |  |  |
| 0                   | 1  | I <sub>1</sub> |  |  |  |  |
| 1                   | 0  | I <sub>2</sub> |  |  |  |  |
| 1                   | 1  | I <sub>3</sub> |  |  |  |  |

#### **III. RESULTS AND SIMULATIONS**

A 3-bit Universal Shift Register is designed in Cadence Virtuoso tool along with the 4 channel multiplexer and the D flip-flop. The schematics of these are created in 180nm technology. The sizing of transistor is done considering the width of PMOS as 2.5 times the width of NMOS.

The VDD that is the power supply for the entire design is given 1.8v.The simulation outputs of 4:1 mux and D flip-flop with and without delay is given.

Figure 4 shows that the output Q of the flip-flop follows the input signal D only at the positive transition of the clock. When preset is made low, then the output Q changes to high irrespective of the clock and the D input. When clear is made low, output Q will become low irrespective of the D input and clock. When both these control inputs are high, then the output follows D input considering the clock's active edge.



Fig. 4 Simulation waveform of DFF

Figure 5 shows that the multiplexer output carries I0 input when both the select lines are made logic 0, carries I1 when s1 is made 0 and S0 is made 1, carries I2 when S1 is made 1 and S0 is made 0 and carries I3 when both S0 and S1 are made 1.





Fig. 5 Simulation waveform of 4:1 MUX

The power consumed because of some reverse biased diodes or during the subthreshold conduction is basically the leakage power. And it will usually be very less compared to dynamic power which is basically the power dissipated when the switching action is taking place in a CMOS transistor.

The total cells and power consumed both leakage and dynamic power are noted down and are shown in the table III.



Fig. 6 Simulation waveform of 3 bit USR

| TABLE III                      |
|--------------------------------|
| PERFORMANCE PARAMETERS OF USR, |
| DEE AND MUV                    |

| DFF AND MUX |       |           |           |           |  |  |
|-------------|-------|-----------|-----------|-----------|--|--|
| Circuit     | Total | Leakage   | Dynamic   | Total     |  |  |
|             | cells | power(nW) | power(nW) | power(nW) |  |  |
| 4:1 Mux     | 11    | 0.292     | 29187.685 | 29187.977 |  |  |
| D flip-flop | 7     | 0.462     | 27378.974 | 27379.435 |  |  |
| USR         | 33    | 1.271     | 65358.954 | 65360.226 |  |  |

### IV. CONCLUSION

The universal shift register is an essential component in digital circuits which performs four different operations within a single system. Hence a high speed low power consuming universal shift register is necessary. The USR which is designed using Cadence 180nm technology is energy efficient and fast. The results are compared with that of the circuit designed using Xilinx ISE 14.7. Hence highly preferred in high speed and low power applications. Both D flip-flop and 4:1 MUX which are designed are energy efficient and can find its applications in many areas in VLSI.

#### REFERENCES

- [1] M. Morris Mano, "Digtal design", 3rd edition
- [2] Jan. M Rabaey, Anantha Chandrakasan, Bori vojeNikolie, "Digital Integrated circuits, a design perspective", 2nd edition.

- [3] Sharma, K. G., Sharma, T., Singh, B. P., & Sharma, M. (2011, February). Modified SET D-flip flop design for low-power VLSI applications. In 2011 International Conference on Devices and Communications (ICDeCom) (pp. 1-5). IEEE.
- [4] Saranya, M., Vijayakumar, V., Ravi, T., & Kannan, V. (2013). Design of low power universal shift register. *International Journal of Engineering & Technology (IJERT)*.
- [5] Anwar, R., & Ben, J. A. (2014). A novel design of reversible universal shift register. *International journal of computer science and mobile computing*, 3(3), 530-535.
- [6] Roa, E., & Jung, B. (2013, May). A 40Gb/s 860µW single-phase 4: 1 multiplexer in 45nm CMOS. In 2013 IEEE International Symposium on Circuits and Systems (ISCAS) (pp. 1396-1399). IEEE.
- [7] Marković, D., & Brodersen, R. W. (2012). *DSP architecture design essentials*. Springer Science & Business Media.
- [8] Mistri, R. K., Ranjan, R., Choudhari, A. K., & Kumari, B. IC Layout Design of 4-bit Magnitude Comparator using Electric VLSI Design System. *IOSR Journal of VLSI and Signal Processing (IOSR-JVSP)*, 7(2), 67-73.
- [9] Purkayastha, T., De, D., & Chattopadhyay, T. (2018). Universal shift register implementation using quantum dot cellular automata. *Ain Shams Engineering Journal*, *9*(2), 291-310.