

#### A Comprehensive Approach to Power Optimization in VLSI through Clock Gating

Aruna M, T Manikandan

Harinath B, C Mallikarjun, Cheboyina Bhanu Teja, Harshavardhan Reddy

Department of Electronics and Communication Engineering,

Presidency University, Banglore

#### Abstract

Control utilization in advanced circuits has ended up a basic plan thought, particularly for convenient and inserted gadgets. The Number juggling Rationale Unit (ALU) is a crucial piece in advanced processors, where minimizing control scattering is fundamental. This paper presents a low-power ALU plan utilizing clock gating to decrease energetic control utilization. Clock gating is utilized to specifically empower or debilitate ALU modules based on the executed operation, subsequently minimizing superfluous exchanging movement. The proposed ALU performs a number-crunching operation. The plan is executed and reenacted in Verilog HDL, with amalgamation performed on an FPGA stage. Comes about illustrates critical decreases in energetic control utilization with irrelevant zone overhead, making the plan reasonable for low-power applications.

Keywords—Arithmetic rationale unit(ALU), Clock gating, moo Control Plan, Energetic Control Lessening

#### Introduction

The expanding request for versatile gadgets, such as portable phones, IoT gadgets, and batteryframeworks. operated has made control optimization a major plan challenge. The Math Rationale Unit (ALU), which performs math and coherent computations, is one of the most habitually utilized components in a processor. In this manner, optimizing the ALU can essentially make strides in the general control effectiveness of a computerized system. In customary ALU plans, all useful pieces (such as adders, subtractors, and coherent units) are dynamic in any case of whether they are being utilized, driving to pointless exchanging action and expanded energetic control utilization.

Energetic control, caused by exchanging capacitive loads, rules the control utilization in most CMOS circuits. To address this issue, clock gating is utilized as a power-saving method. Clock gating works by crippling the clock flag to sit still utilitarian pieces, in this manner anticipating superfluous toggling.

Hence, decreasing clock control is exceptionally critical. Clock gating is a key control decrease strategy utilized by equipment originators and is ordinarily actualized by RTL-level HDL Test systems or gate-level control analyzer devices.

Control =  $CL \times Voltage \times recurrence$ 

In the condition, control is specifically relative to the square of the voltage and the recurrence of the clock.

#### A. Dynamic power dispersion

Dynamic power Dissipation in the environment of timepiece gating refers to the reduction in power consumption achieved by distributing or widely disabling the timepiece signal to a certain corridor of a digital circuit when the corridor is idle or not laboriously recycling data. This medium primarily addresses dynamic power consumption, which arises due to the charging and discharging of capacitive loads during signal transitions.

Timepiece Gating timepiece gating widely enables or disables the timepiece signal to different corridors of a circuit. When a module isn't performing any useful calculation, its timepiece can be reopened (impaired), halting gratuitous switching exertion and saving power. Dynamic Power dissipation in timepiece gating, dynamic power dissipation refers to how effectively the power reduction is distributed across the circuit factors. Immaculately, the timepiece gating medium should target areas of the circuit that have a high switching exertion.

Consume a significant portion of total dynamic power. Don't compromise the overall performance of the system when reopened.

Dissipation vs. Localization Dissipation implies that the power-saving trouble is spread across multiple regions of the circuit rather than localized to a single element. This can help achieve a balanced power saving and avoid hotspots of power dispersion.

Effectiveness Power Dispersion of The effectiveness of dynamic power dissipation depends on:

The granularity of Clock Gating Fine-grained timepiece gating can save further power by gating individual flip-duds or small sense blocks but may introduce further outflow in the control sense.

Transition Outflow inordinate toggling of gating signals can negate power savings.

Design Workload Modules that constantly switch between active and idle countries can profit the most from timepiece gating.

# **B.** Static power dissipation

Stationary power dispersion arises from leakage currents in the circuit indeed when there's no switching exertion. Unlike dynamic power, which depends on the circuit's exertion and timepiece signal transitions, stationary power is present as long as the circuit is powered.

#### **Timepiece Gating and Static Power Dissipation**

Clock gating primarily addresses dynamic power dispersion by reducing switching exertion. Still, its impact on stationary power dispersion is circular and depends on several factors.

Reduction of Active Regions by disabling the timepiece signal to certain corridors of the circuit, those regions can transition to low-power or idle countries.

In some designs, reopened modules may also enter a "power-gated" state (e.g., by turning off the force voltage to the module), reducing leakage currents significantly.

Impact on Leakage Currents: Timepiece gating itself doesn't directly reduce leakage currents. Still, the absence of timepiece toggling may allow the reopened circuit to enter lower-power modes.

Advanced methods, such as multi-threshold CMOS (MTCMOS), may combine timepiece gating with power gating to further reduce static power.

Clock Network benefactions timepiece gating reduces the exertion of timepiece buffers and stationary motorists, lowering their power donation by minimizing the regions kept completely active.

Idle Module Leakage in ultramodern designs, leakage currents in idle modules still contribute to stationary power. Careful optimization of the reopened region's power state (e.g., lowering voltage or turning) is essential to alleviate this.

# C. Clock Gating

Timepiece gating is an extensively used powersaving technique in VLSI circuits that reduces dynamic power consumption by disabling the timepiece signal in inactive circuit portions. This is achieved by fitting a gating sense, like AND, OR, or specialized latches, to control the timepiece signal grounded on the circuit's functional conditions.

The primary advantage of timepiece gating is its capability to reduce gratuitous switching exertion, thereby minimizing power dispersion in coetaneous circuits. It's especially salutary in operations where certain circuit modules remain idle for extended ages. Still, careful perpetration is pivotal to avoid timepiece skew and timing violations, as these can impact the trustability and performance of the design. Overall, timepiece gating is essential for designing energy-effective VLSI systems, especially in movable and batteryoperated bias.

## **D. METHODOLOGY**

## A. LATCH-BASED CLOCK GATING DESIGN

The latch-predicated timer gating fashion includes a block of position-sensitive ice to the plan to hold the empower flag from the dynamic edge of the timer to the dormant edge of the timer. Since the hook captures the state of the empower flag and holds it until the total timer beat has been created, the empower flag conditions are steady around the rising edge of the timer, fair as in the conventional ungated plan fashion.



Fig1.Latch Based-clock gating

#### B. ALU with negative Latch clock gating

The yield of the negative hook is clarified in Figure 1 as a gated clock (GCLK). The input flag, 'En', is given to the negative lock plan to accomplish the work of clock gating. Subsequently, when this En is set to 1, the yield of the (GEN) hook is 0. In this case, XNOR gives the yield flag (x) to 0 and gives the essential rationale for the clock creation of the controlling plan or lock.

In addition, when another clock beat arrives, inside the taking after the clock, the (GEN) turns to 1 and in this way makes the moment rationale for the clock era. The moment rationale is planned as the AND entryway, which is the reason for (GEN) and the worldwide clock (CLK).

The yield of the AND entryway is spoken to by the clock beat named (GCLK), and this flag underpins the target plan. As GEN is 1, x is to rise to 1. The OR entryway gives a yield (CCLK) as tall as 1 until 'En' is moo (0).



Fig2: ALU with negative latch

## C. RELATED WORK



Fig3: Block diagram of ALU

### a. Arithmetic UNIT

A computation sense Unit (ALU) is a critical element of digital circuits and processors, responsible for performing computation and logical operations. It serves as the core computational unit in CPUs, microcontrollers, and digital signal processors (DSPs).

The ALU's functionality generally includes introductory computation operations (addition, deduction, addition, division) and logical operations (AND, OR XOR, NOT), with some designs also supporting advanced tasks like bit shifting and comparisons.

Effective ALU design is pivotal for enhancing overall system performance, as it directly influences processing speed and power effectiveness. Advanced ALUs frequently integrate ways like pipelining and timepiece gating to optimize outturn and reduce energy consumption. In substance, the ALU is foundational to the operation of ultramodern digital systems, enabling a wide range of computational tasks.

## b. Circuit of ALU with clock gating

The circuit of an ALU with timepiece gating combines the utility of a Math Rationale Unit (ALU) with a power-effective timepiece gating instrument.

This plan empowers the ALU to perform different number-scraping and harmonious operations (like expansion, deduction, AND, OR, XOR, etc.), whereas the timepiece gating strategy minimizes energetic control application by crippling the timepiece flag to sit still corridor of the circuit. Crucial highlights include:

Timepiece Gating Decreases redundant swapping movement in unused modules, making strides in vitality effectiveness.

Modularity The ALU operations are controlled through multiplexers and determination explanation, guaranteeing rigidity and ease of integration.

Power Effectiveness By combining timepiece gating with the ALU's characteristic utility, the circuit accomplishes lower control application without relinquishing performance.

Coetaneous Plan Registers and hooks guarantee accompanied operation over the circuit, keeping up trustability.

Overall, an ALU with timepiece gating is a fabulous arrangement for power-sensitive operations, like protean widgets and implanted fabrics, where both computational prosecution and vitality effectiveness are introductory.



Fig4.ALU without clock gating.



Fig5: ALU with clock gating.

## a. Opcode (control signal)

Opcode [2:0] selects the operation to be performed by ALU.

000 for addition.

001 for subtraction.

010 for AND.

011 for OR.

100 for XOR.

101 for NOT.

110 for the left shift.

111 for the right shift.

#### **b.** Waveforms

| Name            | Value |    | 30. | 000 ns | 40.000 = | s 50 | .000 ns | 60.000 ns | 70.000 ms | 80.00 | 1 15 | 98.000 ns | 100.000 ns |
|-----------------|-------|----|-----|--------|----------|------|---------|-----------|-----------|-------|------|-----------|------------|
| > ₩ A[7:0]      | 14    |    |     |        |          |      |         | 1         | 1         |       |      |           |            |
| > ♥ B[7:0]      | Of    |    |     |        |          |      |         | 0         | ŧ         |       |      |           |            |
| > V opcode[2:0] | 7     | .0 | X   | 1      | 2        |      | 3       | 4         | 5         |       | 6    |           | 7          |
| 14 clk          | 0     |    |     |        |          |      | [       |           |           |       |      |           |            |
| II reset        | 0     |    |     |        |          |      |         |           |           |       |      |           |            |
| ∨ ♥ d_out[7:0]  | Dai   |    | 23  |        | 05       | 04   | X       | lf (      | 16        | eb    | 2    | 8         | Øa         |
|                 | 0     |    |     |        |          |      |         |           |           |       | 1    |           |            |
| <b>1</b> 6]     | 0     |    |     |        |          |      |         |           |           |       | 1    |           |            |
| la [5]          | 0     |    |     |        |          |      |         |           |           |       |      |           |            |
| <b>a</b> [4]    | 0     |    |     |        |          |      | 1       |           |           |       |      |           |            |
|                 | t     |    |     |        |          |      |         |           |           |       |      |           |            |
| <b>a</b> [2]    | 0     |    |     |        |          |      |         |           |           |       |      |           |            |
| la [1]          | ť     |    |     |        |          |      | 1       |           |           |       | 1    |           |            |
| 101 i           | 0     |    | -   |        |          |      |         |           |           |       | 1    |           |            |

Fig 6. ALU without clock gating

|                                   |       |          |           |           |           |           |           |           |           |           | 180.688 n |
|-----------------------------------|-------|----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| Name                              | Value | 0.010 ns | 10.000 na | 20.000 na | 30.008 ns | 40.100 na | 50.000 na | 60.000 na | 71.010 18 | 10.101 ns | 91.010 ns |
| > WA(7.0)                         | α     |          |           |           |           |           | lf        |           |           |           |           |
| > ¥ 8(7)0)                        | 14    |          |           |           |           |           | H         |           |           |           |           |
| V opcode[20] /ALU_System_tb/8[70] | 7     |          | 0         |           | 2         | 3         | (         | 5         | 6         |           | 1         |
|                                   | 0     |          |           |           |           |           |           |           |           |           |           |
| li reset                          | 0     |          |           |           |           |           |           |           |           |           |           |
| ∨ ♥ d_out[7:0]                    | 07    | 00       |           | 23        |           | 64        | tf        |           | fD        |           | 07        |
|                                   | 0     |          |           |           |           |           |           |           |           |           |           |
|                                   | 0     |          |           |           |           |           |           |           |           |           |           |
|                                   | 0     |          |           |           |           |           |           |           |           |           |           |
|                                   | 0     |          |           |           |           |           |           |           |           |           |           |
|                                   | 0     |          |           |           |           |           |           |           |           |           |           |
|                                   | 1     |          |           |           |           |           |           |           |           |           |           |
|                                   | 1     |          |           |           |           |           |           |           |           |           |           |
|                                   | 1     |          |           |           |           |           |           |           |           |           |           |

Fig 7. ALU with clock gating

#### c. Key features

Modular Design: Each operation (ADD, SUB, MUL, etc.) is implemented as a separate RTL block for simplicity and modularity. Control Through Opcode: The 3-bit opcode provides flexibility to choose between multiple operations.

Clock Gating: The use of clock gating reduces unnecessary switching activity, leading to better power efficiency.

Latching Outputs: The use of registers ensures the output remains stable and synchronized with the clock signal.

## E. RESULTS AND POWER ANALYSIS

| Power analysis from Implemented n<br>derived from constraints files, simula<br>vectorless analysis. | etlist. Activity<br>ation files or   | On-Chip Po | wer    | nic: 6.7           | 738 W (98                     | %) —                  |
|-----------------------------------------------------------------------------------------------------|--------------------------------------|------------|--------|--------------------|-------------------------------|-----------------------|
| Total On-Chip Power:<br>Design Power Budget:<br>Process:                                            | 6.873 W<br>100 W<br>typical          | 98%        | 94%    | Signals:<br>Logic: | 0.253 W<br>0.160 W<br>6.325 W | (4%)<br>(2%)<br>(94%) |
| Power Budget Margin:<br>Junction Temperature:<br>Thermal Margin:                                    | 93.127 W<br>56.4°C<br>28.6°C (6.2 W) |            | Device | Static: 0.1        | 1 <b>35 W</b> (2              | %)                    |
| Ambient Temperature:<br>Effective (9)A:                                                             | 25.0 °C<br>4.6°C/W                   |            |        |                    |                               |                       |
| Power supplied to off-chip devices:<br>Confidence level:                                            | 0 W<br>Low                           |            |        |                    |                               |                       |
| Launch Power Constraint Advisor to<br>invalid switching activity                                    | find and fix                         |            |        |                    |                               |                       |

Fig 8. ALU without clock gating

L



| Power analysis from Implemented n<br>derived from constraints files, simula<br>vectorless analysis. | etlist. Activity<br>ation files or  | On-Chip Po | Dynam  | nic: 6.            | 389 W (98                     | %)                    |
|-----------------------------------------------------------------------------------------------------|-------------------------------------|------------|--------|--------------------|-------------------------------|-----------------------|
| Total On-Chip Power:<br>Design Power Budget:<br>Process:                                            | 6.52 W<br>100 W<br>typical          | 98%        | 93%    | Signals:<br>Logic: | 0.267 W<br>0.171 W<br>5.951 W | (4%)<br>(3%)<br>(93%) |
| Power Budget Margin:<br>Junction Temperature:<br>Thermal Margin:                                    | 93.48 W<br>54.8°C<br>30.2°C (6.5 W) | 2<br>P     | Device | Static: 0.         | 131 W (2                      | %)                    |
| Ambient Temperature:                                                                                | 25.0 °C                             |            |        |                    |                               |                       |
| Effective &JA:                                                                                      | 4.6°C/W                             |            |        |                    |                               |                       |
| Power supplied to off-chip devices:                                                                 | 0 W 0                               |            |        |                    |                               |                       |
| Confidence level:                                                                                   | Low                                 |            |        |                    |                               |                       |
| Launch Power Constraint Advisor to<br>invalid switching activity                                    | find and fix                        |            |        |                    |                               |                       |

Fig 9. ALU with clock gating.

## F. CONCLUSION

The 8-bit ALU plan is a flexible and productive unit competent in performing essential math and coherent operations. The incorporation of clock gating optimizes control utilization, making it appropriate for low-power applications. The measured design permits a simple extension to bolster extra operations or higher-bit inputs. This ALU can serve as a crucial building piece for processors, microcontrollers, and FPGA-based designs.

The RTL approach is introductory since masterminds as a run the show affirm control as it were at the hall position and any change to the RTL needs numerous arrange cycles to drop control. The RTL course of action in this way saves weeks of trouble by settling empirical control issues up-front.

The RTL rendering step is not as well early in the arranged sluice to address control operation optimization. For each source of operation and each kind of progressed square, applicable courses of action can be executed. In detriment of the verity that the offer behind a multitudinous of these procedures can be complex, they are continually straightforward to execute. RTL creators should be aware of these procedures and use their data of the figure not as it were to optimize the speed censure but too to drop insignificant switching exertion.

### Key Takeaways:

- The design supports eight operations controlled via a 3-bit opcode.
- Clock gating ensures efficient power usage.
- Registers ensure stable and synchronized outputs.
- Tools like Quartus Prime Lite Edition provide an ideal platform for design, simulation, and FPGA implementation.

### REFERENCES

[1] Jitesh Shinde, Dr.S.S. Salankar, Clock Gating –A Power Optimizing Technique for VLSI Circuits, J.L.Chaturvedi College of Engineering, Department of Electronics & Telecommunication Engineering, Nagpur

[2]Massoud Pedram and Afshin Abdollahi,"Low Power RT-Level Synthesis Techniques: ATutorial" Dept.Of ElectricalEngineering, University of Southern California

[3] L. Benini, M. Favalli, and G. De Micheli, "Design for testability of gated-clock FSMs," in Proc. European Design and Test Conf., Paris, France, Mar. 1996, pp.

[4] Veena S Chakravarthi, K S Gurumurthy, "Low Power Design Methodology for Core-based ASSP" Centillium Communications India Pvt. Ltd and U V College of Engineering Bangalore, India.

[5] Pieter J. Schenmakers and J.Frans M. Theeuen, Eindhoven University of Technology, Netherland, "Clock Gating on RTVHDL".

[6] Frank Emmett and Mark Biegel, Automotive Integrated Electronics Corporation, "Power Reduction Through RTL Clock Gating". [7] Safeen Huda, Muntasir Mallick, Jason H. Anderson, Dept. of ECE, Univ. of Toronto, Toronto, ON Canada, "Clock Gating Architectures for FPGA Power Reduction."

[8] Frederic RivoallonReducing "Switching Power with Intelligent Clock Gating", WP370, Xilinx, March 1, 2011.

[9]Mitch Dale "Power Optimization in aHighPerformanceMicroprocessorCalypto Design Systems.

[10] Mitch Dale "Utilizing Clock-Gating Efficiency to Reduce Power in RTL Designs", Calypto Design Systems.

[11] Dr. Neelam R. Prakash, Akash, Clock Gating for Dynamic Power Reduction in Synchronous Circuits, International Journal of Engineering Trends and Technology (IJETT) – vol. 4, Issue 5- May 2013.

[12] Mohammad Asyaeia, Ali Peiravi, Low power wide gates for modern power- efficient processors, Integration-the VLSI journal, vol. 47, p. 272–283, 2014.

[13] Massimo Alioto, Member, IEEE, and Gaetano Palumbo, Senior Member, IEEE, "NAND/NOR Adiabatic Gates: Power Consumption, Evaluation and Comparison Versus the Fan-In, IEEE Transactions on circuits and systems, fundamental theory and applications, vol. 49, no. 9, September 2002.

[14] Shih-hung Weng, Yu-min Kuo, Shihchiehchang, Timing Optimization in Sequential Circuit by Exploiting Clock- Gating Logic, ACM Transactions, article. 16, 15 pages, April 2012.

[15] Qing Wu, MassoudPedram, and Xunwei Wu, Clock-Gating and Its Application to Low Power Design of Sequential Circuits, IEEE Transactions on Circuits and Systems, Fundamental Theory and Applications, vol. 47, no. 103, March 2000.

[16] EbyG.Friedman, Clock distribution design in VLSI circuits-An overview, University of Rochester, Department of Electrical Engineering, Rochester, Newyork, 1467, USA.

[17]Frank Emmett, MarkBiegel, PowerReduction Through RTL Clock Gating, SNUG SanJose,2000.

[18]Gary K. Yeap, Practical Low-PowerDigital VLSI Design, Kluwer Publishing,1998.

[19]John F. Wakerly, Digital Design Principlesand Practices, Prentice Hall,2005.

[20]Hubert Kaeslin, ETHZurich, DigitalIntegrated Circuit Design from VLSI ArchitecturestoCMOSFabrication, Cambridge UniversityPress,2008