

# Full Adder Circuit Design with CMOS Technology Implementing with Artificial Neural Network with Verilog HDL Code for Output

Rupam Sardar<sup>1</sup>, Sudip Ghosh<sup>2</sup>, Bimal Datta<sup>3</sup>

<sup>1</sup>Budge Budge Institute of Technology, Kolkata – 700137,India

<sup>2</sup>Indian Institute of Engineering Science and Technology, Botanical Garden Area, Howrah, West Bengal 711103

<sup>3</sup>Budge Budge Institute of Technology, Kolkata – 700137, India

### Abstract:

The goal of this research is to create Full-Adder gate using a Complementary Metal Oxide Semiconductor (CMOS) and an Artificial Neural Network.We constantly bear in mind that any COMS circuit we design should be as inexpensive as possible.Multilayer ANN was employed in this work to create the circuit. Weights are employed to modify the value in our study, treating neurons as transistors and treating negative values as inverters.We are also designing Verilog-HdL Code to simply apply the full adder for experimenting an artificial neural network assigning weights to get appropriate results.

Keywords: Full Adder, CMOS, ANN, Verilog-HDL

Introduction:

The term "full adder" refers to an adder that takes three inputs and outputs two. A and B are the initial two inputs, while an input carry designated as C-IN is the third input. The normal output, denoted as S, is SUM, while the output carry is indicated as C-OUT. The majority 1's detector, or C-OUT for short, is a device whose output rises when several inputs are high. The architecture of a full adder logic allows it to cascade the carry bit from one adder to another and accept eight inputs collectively to form a byte-wide adder. We utilize a full adder since a 1-bit half-adder does not work when a carry-in bit is present, thus we also need to use another 1-bit adder.

A complete snake is more adaptable than a half viper because it can add three information bits. By connecting several complete adders, it can also be used to add multi-bit values. Because the complete viper has a convey input, it may chain many adders together and achieve multi-bit number expansion.

Multi-bit paired numbers can be added by various complete adders when they are connected in a chain. Data handling: Applications involving information handling, such as advanced signal processing, information encryption, and error correction, need full adders..Counters: To increase or decrease the count by one, counters use full adders..Multiplexers and demultiplexers: To select and route information, multiplexers and demultiplexers use full adders.





Figure 1: Circuit Diagram of Full Adder with Sum and Carry

| INPUT |   |     | OUTPUT |       |
|-------|---|-----|--------|-------|
| А     | В | Cin | SUM    | CARRY |
| 0     | 0 | 0   | 0      | 0     |
| 0     | 0 | 1   | 1      | 0     |
| 0     | 1 | 0   | 1      | 0     |
| 0     | 1 | 1   | 0      | 1     |
| 1     | 0 | 0   | 1      | 0     |
| 1     | 0 | 1   | 0      | 1     |
| 1     | 1 | 0   | 0      | 1     |
| 1     | 1 | 1   | 1      | 1     |

Truth Table of SUM and CARRY:

A Karnaugh map, often known as a K-map, is a visual technique used to minimize different Boolean expressions without the need for equation manipulation and the Boolean algebra theorems. One variant of the truth table that can be used is the Karnaugh map.



Karnaugh Map for SUM:



Equation for SUM=

A (EXOR )B (EXOR) C.----(1)

Karnaugh Map for CARRY:



Equation for for CARRY=

AB+BC+CA-----(2)

#### Methodology for CMOS Design:

Massive scaling of a range of semiconductor devices has been made possible by CMOS (complementary metaloxide-semiconductor) VLSI (very-large-scale integration) design. VLSI and the CMOS process together have pushed packages down to smaller sizes while maintaining affordable prices. CMOS technology is still important in older technology nodes, which are not anticipated to be phased out anytime soon, despite not being as compact and dense as FinFET technology. A new integrated circuit, SoC, or other component you're building will probably need to be made with CMOS VLSI design.

I





Fig:2:Pull up and Pull Down Circuit For Carry

Fig:3: Pull Up and Pull Down Circuit for Sum

# Artificial Neural Network Design for CMOS of SUM and Carry:

Units, or artificial neurons, are components of artificial neural networks. The Artificial Neural Network of a system is made up of these units grouped in a sequence of layers. The number of units in a layer can range from a few dozen to millions, depending on how many complicated neural networks are needed to uncover the dataset's hidden patterns. Artificial neural networks typically consist of hidden layers, output layers, and input layers. The input layer is where external data is fed into the neural network for analysis or education. After that, the data goes via one or more hidden layers, which convert the input into useful data for the output layer.

I





Fig :4: ANN Design for SUM



Fig :5: ANN Design for carry

### **Result in Verilog-HDL and Weight Calculation.**

I



The term "full adder" refers to an adder that takes three inputs and outputs two. A and B are the initial two inputs, while an input carry designated as C-IN is the third input. The normal output, denoted as S, is SUM, while the output carry is indicated as C-OUT.

Since the complete adder is a combinational circuit, Verilog can be used to simulate it. Below is the logical expression for the two outputs, sum and carry. For two-bit binary values, A and B are the input variables, Cin is the carry input, and Cout is the output variable for sum and carry.



Fig6:Verilog Output for Full Adder

Weight Calculation for SUM:

- T1=W1\*A-----(3)
- T2=W2\*B'-----(4)
- T3=T1\*T2.....(5)
- T4=W3\*A'-----(6)
- T5=W4\*B-----(7)
- T6=T4\*T5-----(8)
- T7=T3+T6----(9)
- T8=C\*W5----(10)
- T9=C'\*W6-----(11)
- T10=T8\*T9---(12)

## Weight Calculation for CARRY

T1=A\*W1-----(13)

T2=B\*W2-----(14)

T3=A\*W3-----(15):



T4=C\*W4-----(16) T5=B\*W5---(17) T6=C\*W6---(18) T7=1\*T2---(19) T8=T3\*T4-----(20) T9=T5\*T6----(21) Carry=T7+T8+T9-----(22)

### Conclusion:

The purpose of this project is to use an artificial neural network with a complementary metal oxide semiconductor (CMOS) to develop a full-adder gate. We always keep in mind that the lowest feasible cost should be the goal while designing any COMS circuit. This work used a multilayer artificial neural network to design the circuit. In our work, we treat neurons as transistors and negative values as inverters, and we use weights to adjust the value. Additionally, we are creating Verilog-HdL code that can be used to apply the entire adder for experimenting with artificial neural networks and allocating weights to provide relevant results.

#### Reference:

1] R. K. Mandal, Design of a CMOS "OR Gate" using Artificial Neural Networks (ANNs), AMSE JOURNALS-2016-Series:

Advances D; Vol. 21; N°1; pp 66-77

[2.] Ashutosh Aggarwal, Rajneesh Rani, RenuDhir, "Handwritten Devanagri Character Recognition using Gradient Features", International Journal of Advanced Research in Computer Science and Software Engineering, Volume 2, Issue 5, May 2012, ISSN 2277 128X, pp. 85-90.

[3.] Sandeep, Saha, Nabarag Paul, Sayam Kumar Das, Sandip Kundu, "Optical Character Recognition using 40-point

Feature Extraction and Artificial Neural Network", International Journal of Advanced Research in Computer Science

and Software Engineering, Volume 3, Issue 4, April 2013, ISSN 2277 128X, pp. 495-502.

[4.] Ali Borji, Mandana Hamidi, Fariborz Mahmoudi, "Robust Handwritten Character Recognition with Features Inspired by Visual Ventral Stream", © Springer Science+Business Media, LLC. 2008, published online (31 August 2008), pp. 97-111.

[5.] Y Perwej and A Chaturvedi, "Neural Networks for Handwritten English Alphabet Recognition", International Journal of Computer Applications, Volume 20, No. 7, pp. 1-5, 2011.

[6.] Frye R C, Rietman E A, and Wong C C, "Back-propagation learning and non idealities in analog neural network

hardware," Neural Networks, IEEE Transactions on, vol. 2, no. 1, pp. 110–117, 1991.

[7.] Jung S and Kim S S, "Hardware implementation of a real-time neural network controller with a dsp and an fpga

for nonlinear systems," Industrial Electronics, IEEE Transactions on, vol. 54, no. 1, pp. 265–271, 2007.

nternational Journal of Scientific Research in Engineering and Management (IJSREM)

Volume: 08 Issue: 03 | March - 2024

ISSN: 2582-3930

[8.] Hikawa H, "{FPGA} implementation of self organizing map with digital phase locked loops", Neural Networks, vol.

18, no. 56, pp. 514 – 522, 2005, {IJCNN} 2005. Available Online:

http://www.sciencedirect.com/science/article/pii/S0893608005001103

[9.] Merolla P A, Arthur J V, Alvarez-Icaza R, Cassidy A S, Sawada J, Akopyan F, Jackson B L, Imam N, Guo C, Nakamura

Y, Brezzo B, Vo I, Esser S K, Appuswamy R, Taba B, Amir A, Flickner M D, Risk W P, Manohar R, and Modha D S, "A

million spiking-neuron integrated circuit with a scalable communication network and interface", Science, Vol. 345, No. 6197, pp 668–673, 2014.

[10.] Forssell M, "Hardware Implementation of Artificial Neural Networks", 18-859E INFORMATION FLOW IN NETWORKS, pp 1-4, "Available:

http://users.ece.cmu.edu/~pggrover/teaching/files/NeuromorphicComputing.pdf", (Accessed : 2016)

[11.] Yellamraju S, Kumari Swati, Girolkar S, Chourasia S and Tete A D, "Design of Various Logic Gates in Neural

Networks", Annual IEEE India Conference (INDICON), 2013, Mumbai, India.

[12.] Hawas N M, Rekaby B K A, "ANN Based On Learning Rule Of Neuron Activation Function Using Electronic

Devices", International Journal of Advanced Computer Technology (IJACT), Vol 4, No. 3, pp 19-22, 2015.

[14.] Kale N B, Padole V B, "Compression and Decompression of Signal Using CMOS Technology...A Review", International Journal of Advanced Research in Computer Science and Software Engineering, Vol. 4, Issue 3, pp 53-55,

2014.