

# Modelling and Simulation of Crisscross Switched Multilevel Inverter Using Cascaded Semi-Half-Bridge Cells

Katam Swarnakasu<sup>1</sup>, Katam Vamsadhara<sup>2</sup>

Assistant Professor, Department of EEE, Srinivasa Institute of Engg.&Tech, Amalapuram, AP, India.<sup>1</sup> B.Tech Graduate, Department of ECE, GIET Engg. College, Rajamehandravaram, AP, India.<sup>2</sup>

Abstract: A new cascaded multilevel inverter (MLI) is presented. This MLI aims to use a lesser number of switches, achieve better modularity, and reduce voltage stress. The new structure can operate in symmetric and asymmetric modes, producing all odd and even voltage levels. It comprises semi-half-bridge cells connected in series with crisscross switches to generate target voltage levels for synthesizing the sinusoidal output waveform. An extended version of the proposed MLI topology cascades sub-inverters to generate more voltage levels with reduced standing voltage. Compared to the cascading H-bridge topology, the proposed MLI and its extended version use fewer semiconductor switches. The MATLAB R2013b-based simulation results, confirm the efficacy of the proposed MLI topology.

#### I. INTRODUCTION

The notion of multilevel power conversion aims to synthesize a stepped waveform from multiple sources to obtain an output voltage closer to a sinusoidal shape. This approach offers several advantages, including the ability to operate at higher power and voltages using fewer series-connected switches, reduced voltage stress, lower electromagnetic interference (EMI), and improved modularity. Major applications of this technology include industrial drives, FACTS devices, electric vehicles, and renewable energy sources [1-5].Cascaded multilevel inverters (MLIs) have three classical topologies: cascaded H-bridge inverters (CHBMLI), MLIs with clamping diodes, and MLIs with flying capacitors [6-10]. The CHBMLI is more reliable for high-voltage applications due to its isolated voltage sources, which are free from voltage-balancing issues. However, the number of components increases as the number of levels increases. In diode-clamped and flying-capacitor inverters, the use of more seriesconnected clamping diodes and flying capacitors for

higher-level operation can cause voltage-balancing problems.

To address these issues, researchers have explored developing either hybrid topologies from the classical benchmarked topologies or novel topologies. Additionally, several novel switching mechanisms have been extended from three-level modulations to MLIs. The focus of research in this area has been on developing novel topologies rather than modulation strategies, with the goal of achieving the desired number of levels using the minimum number of power components.

Among the various topologies, MLIs derived from CHBMLI have attracted significant interest due to their modular structure, ability to operate at higher voltages, and the flexibility to choose different voltage magnitudes for the input sources. Based on the selection of source voltage magnitudes, CHBMLI topologies are further classified into symmetric structures with equal magnitudes and asymmetric structures with unequal source voltage magnitudes. Compared to symmetric topologies, asymmetric topologies can achieve the same number of levels using fewer power components, and they can also reach higher numbers of levels.

Several novel symmetric and asymmetric MLI configurations have been proposed in the literature. These include structures using noninsulated DC sources with fewer switches, series combinations of basic cells and H-bridge inverters, and semi-half-bridge modules with an additional single DC source and an H-bridge inverter. While these topologies offer various advantages, they also introduce increased control circuit cost, complexity, and size due to the larger number of bidirectional switches and gate drivers required. VOLUME: 08 ISSUE: 09 | SEPT - 2024

SJIF RATING: 8.448

ISSN: 2582-3930

In recent years, more innovations have emerged in MLI topologies, focusing on the relocation of DC sources, the introduction of modularbased level generation cells, and the reconfiguration of classical topologies with innovative circuits. However, there is still a need for further innovation in the MLI family to address the challenges of extracting sinusoidal voltage/current waveforms using a minimal number of power components. This paper presents the generalized structure of a proposed MLI, along with a multicarrier phase disposition (PD) PWM technique, to generate any desired number of voltage levels.

#### **II.PROPOSED TOPOLOGY**

The development of new MLI topology allows sharing the voltage stress among the switches through a series connection of semi-half bridge cells intertwined with crisscross switches. Fig. 1a portrays the general structure of the novel MLI topology constituted by a string of voltage sources (Va1–Van) and (Vb1 – Vbn) connected in crisscross fashion through switches Sc1-Sc2. The switches (Sa1-San) and (Sb1-Sbn) connect the voltage sources in series, while the diodes (Da1-Dan) and (Db1–Dbn) bypass the voltage sources from the load. The switches (S1, S2) complementary to the switches (S'1, S'2) are arranged like H-bridge inverter. In the proposed topology, the required number of levels in the output voltage and the corresponding switches is given by the expression  $((4 \times n) + 1)$  and  $((2 \times n) + 6)$ , respectively, where 'n' is the number of voltage sources per string. Voltage sharing is achieved in every conduction path due to the switching sequence and thus the blocking voltage is reduced. Fig. 1b depicts the structure of a nine-level inverter using four semi-halfbridge cells: two in upper and lower strings, respectively. By connecting only a few basic cells in series, this methodology can generate a minimum step voltage required for any given level. The structure of the DC-link can be obtained from a fixed DC source or from any other renewable energy sources such as solar cells, fuel cells, etc. The level 1 (±Va1 ) and level 3  $(\pm(Va1 + Va2 + Vb1))$  operating modes for each halfcycle with equal voltage sources for symmetrical configuration are illustrated in Figs. 2a and b. In Figs. 2a and b, the switches (Sa1, Da2, S'1, S'2, Sc2) and (Sa1, Da2, Sc1, S2, S1), (Sa1, Sa2, S'1, S2, Sb1, Db2, Sc2) and (Sa1, Sa2, Sc1, Sb1, Db2, S'2, S1) are switched to produce ( $\pm$ Va1 and  $\pm$ (Va1 + Va2 + Vb1 )), respectively. The procedure follows a similar

switching sequence to extract other voltage levels. The number of switching devices in the conduction path determines the efficiency of the proposed topology. The conventional nine-level CHBMLI topology requires 16 switches and at any point of time, with half of the switches conducting, whereas in the presented topology the number of switches is always less for any level. Table 1 shows the power components comparison of the proposed and classical topologies in terms of 'm', where, 'm' is the number of output levels. The proposed MLI in the asymmetrical configuration is realized by choosing the voltage ratio either in a binary ratio or factor of 2. The structure is shown in Fig. 1b is configured to operate at 15 levels in binary ratio. The number of voltage sources and switches required is four and ten. The corresponding magnitudes of voltage sources are Va1 = Vdc and Va2 = Vb1 = Vb2 = 2 Vdc. The level  $\pm$ (Va1 + Va2 ) is observed by switching the devices (Sa1, Sa2, S'1, S'2, Sc2) and (Sa1, Sa2, Sc1, S2, S1 ). The logical operation tabulated in Table 4 follows a similar pattern as used in symmetrical configuration with seven carriers and two reference signals for positive/negative pulse generation. An extended basic sub-MLI topology in Fig. 3 from proposed MLI of Fig. 1a is composed of three voltage sources (Va1,1, Va2,1and Va3,1) with eight switches. This innovative structure allows producing any possible values of minimum step voltage by using fewer number of basic sub inverter cells. The main advantage of this topology is minimum number of switching devices with reduced blocking voltage for a given number of levels. For the extended topology, the relation between the DC sources (n) and the sub inverters (k) required for any number of levels is shown in Table 2. The proposed topology illustrated in Fig. 1b utilizes PD-PWM for producing nine-level output in symmetrical configuration due to its simplicity. It involves four triangular carriers and two reference signals (sine wave) for PWM generation and the corresponding analog circuitry for base PWM generation for each level as portrayed in Fig. 4. Table 3 details the logical operation for PWM generation to extract various levels of output voltage. Similarly the same concept is extended for asymmetrical configuration.



INTERNATIONAL JOURNAL OF SCIENTIFIC RESEARCH IN ENGINEERING AND MANAGEMENT (IJSREM)

VOLUME: 08 ISSUE: 09 | SEPT - 2024

SJIF RATING: 8.448

**ISSN: 2582-3930** 





FIG2: Modulation schematic for the 9-level inverter

## III. SIMULINK MODEL OF PROPOSED TECHNIQUE:





## FIG3: SIMULATION BLOCK DIAGRAM

## 3.1. OUTPUT OF 21 LEVEL:



Fig4:-21 level inverter output voltage

I



VOLUME: 08 ISSUE: 09 | SEPT - 2024

SJIF RATING: 8.448

**ISSN: 2582-3930** 





Fig6: Symmetric 21-level inverter Harmonic spectrum



Fig:Current drawn from source Va1

#### CONCLUSION

A new MLI (Multilevel Inverter) topology with symmetric and asymmetric configurations is presented. The modular design allows the topology to achieve any desired voltage level using fewer power components reduced blocking voltage compared and conventional converters. As a result, the control circuit complexity is lowered, and the derived PWM (Pulse-Width Modulation) scheme utilizing logic gates was easily implemented. The proposed MLI topology was fabricated and tested, with hardware simulation results for 9-level, 13-level, 15-level, and 21-level inverters meeting the target output and validated through simulation. The presented findings demonstrate the practical viability of the proposed MLI topology for renewable energy applications.

### REFERENCES

[1] Rodriguez, Lai, and Peng presented a survey of multilevel inverter topologies, controls, and applications in their 2002 IEEE Transactions on Industrial Electronics paper.

[2] In their 2007 IEEE Transactions on Industrial Electronics paper, Rodriguez, Bernet, Wu, et al. discussed multilevel voltage-source-converter topologies for industrial medium-voltage drives.

[3] Bose reviewed recent progress and perspectives in power electronics and motor drives in his 2009 IEEE Transactions on Industrial Electronics paper.

[4] In their 2009 Proceedings of the IEEE paper, Rodriguez, Franquelo, Kouro, et al. highlighted multilevel converters as an enabling technology for high-power applications.

[5] Abu-Rub, Holtz, and Rodriguez surveyed the state of the art, challenges, and requirements of mediumvoltage multilevel converters in industrial applications in their 2010 IEEE Transactions on Industrial Electronics paper.

[6] Meynard, Foch, Thomas, et al. discussed the basic concepts and industry applications of multicell converters in their 2002 IEEE Transactions on Industrial Electronics paper.

[7] Abdullah, Yatim, Tan, and Saidur reviewed maximum power point tracking algorithms for wind energy systems in their 2012 paper.

[8] Franquelo, Rodriguez, Leon, et al. proclaimed that the age of multilevel converters had arrived in their 2008 IEEE Transactions on Industrial Electronics paper.

[9] Rodriguez, Bernet, Steimer, and Lizama surveyed neutral-point clamped inverters in their 2010 IEEE Transactions on Industrial Electronics paper. INTERNATIONAL JOURNAL OF SCIENTIFIC RESEARCH IN ENGINEERING AND MANAGEMENT (IJSREM)

VOLUME: 08 ISSUE: 09 | SEPT - 2024

SJIF RATING: 8.448

**ISSN: 2582-3930** 

[10] Malinowski, Gopakumar, Rodriguez, and Pérez-Pinal provided a survey on cascaded multilevel inverters in their 2010 IEEE Transactions on Industrial Electronics paper. [11] Lai, Y.S., Shyu, F.S.: 'Topology for hybrid multilevel inverter', IEE Proc. Electr. Power Appl., 2002, 149, (6), pp. 449–

[12] Thamizharasan, S., Baskaran, J., Ramkumar, S., et al.: 'A new dual bridge multilevel dc-link inverter topology', Elsevier J. Electr. Power Energy Syst., 2013, 45, pp. 376–383

[13] Rech, C., Pinheiro, J.R.: 'Hybrid multilevel converters: unified analysis and design considerations', IEEE Trans. Ind. Electron., 2007, 54, (2), pp. 1092–1104

[14] Ramkumar, S., Kamaraj, V., Thamizharasan, S., et al.: 'A new series-parallel switched multilevel dc-link inverter topology', Elsevier J. Electr. Power Energy Syst., 2012, 36, pp. 93–99

[15] Gupta, K.K., Ranjan, A., Bhatnagar, P., et al.: 'Multilevel inverter topologies with reduced device count: a review', IEEE Trans. Power Electron., 2016, 31, (1), pp. 135–151

[16] Thamizharasan, S., Baskaran, J., Ramkumar, S., et al.: 'Cross-switched multilevel inverter using auxiliary reverse-connected voltage sources', IET Power Electron., 2014, 7, (6), pp. 1519–1526

[17] McGrath, B.P., Holmes, D.G.: 'Multicarrier PWM strategies for multilevel inverters', IEEE Trans. Ind. Electron., 2002, 49, (4), pp. 858–867

[18] Steinke, J.K.: 'Switching frequency optimal PWM control of a three-level inverter', IEEE Trans. Power Electron., 1992, 7, (3), pp. 487–496

[19] Gupta, K.K., Jain, S.: 'A multilevel voltage source inverter (VSI) to maximize the number of levels in output waveform', Elsevier J. Electr. Power Energy Syst., 2013, 44, pp. 25–36

[20] Kangarlu, M.F., Babaei, E., Laali, S.: 'Symmetric multilevel inverter with reduced components based on non-insulated dc voltage sources', IET Power Electron., 2012, 5, (5), pp. 571–581